K. J. Somaiya College of Engineering, Mumbai-77 (Autonomous College Affiliated to University of Mumbai) Semester: August – November 2020 **In-Semester Examination** 

Class: SY B. Tech

**Branch: Computer Engineering** Semester: III Full name of the course: Computer Organization & Architecture **Course Code:2UCC303** 

**Duration: 1hr.15 min (attempting questions) +15 min (uploading)** Max. Marks: 30

| Q. No | Questions                                                                                           | Marks |
|-------|-----------------------------------------------------------------------------------------------------|-------|
| 1     | Multiple Choice Questions(MCQ),                                                                     | Total |
|       | All Questions are compulsory                                                                        | 10    |
| 1.1   | The MDR and MAR registers are used to perform a write/read operation into a specified               | MKS   |
| 1.1   | memory location. Arrange the steps required for the above in the correct order for write            |       |
|       | operation.                                                                                          |       |
|       |                                                                                                     |       |
|       | 1. The address of the location into which the word is to be stored is loaded by the CPU into a MAR. |       |
|       | 2. A write signal is issued by the CPU.                                                             |       |
|       | 3. The word to be stored into the memory location is loaded by the CPU into MDR.                    | 1M    |
|       | Choose the correct answer sequence.                                                                 |       |
|       | A) 3, 1, 2                                                                                          |       |
|       | B) 1, 2, 3                                                                                          |       |
|       | C) 2, 1, 3                                                                                          |       |
| 1.2   | D) 2, 3, 1                                                                                          |       |
| 1.2   | Separation of user logical memory and physical memory is  A) Memory control                         |       |
|       | B) Memory management                                                                                |       |
|       | C) Memory sharing                                                                                   | 1M    |
|       | D) Virtual memory                                                                                   |       |
| 1.3   | Consider a hypothetical 22 hit missonnesses having 22 hit instructions composed of                  |       |
| 1.3   | Consider a hypothetical 32-bit microprocessor having 32-bit instructions composed of                |       |
|       | two fields: the first byte contains the opcode and the remainder the immediate operand or           |       |
|       | an operand address. What is the maximum directly addressable memory capacity (in                    |       |
|       | bytes)?                                                                                             | 1M    |
|       | A) 4 MB                                                                                             | 1171  |
|       | B) 16 MB                                                                                            |       |
|       | C) 32 MB                                                                                            |       |
|       | D) 64 MB                                                                                            |       |

| 1.4      | While browsing at Tom Tim's computer store, you overhear a customer asking Tom Tim              |            |
|----------|-------------------------------------------------------------------------------------------------|------------|
|          | what is the fastest computer in the store that he can buy. Tom Tim replies, "You're             |            |
|          | looking at our Macintoshes. The fastest Mac we have runs at a clock speed of 1.2 GHz.If         |            |
|          | you really want the fastest machine, you should buy our 2.4-GHz Intel Pentium IV                |            |
|          | instead." What option would you say to help this customer?                                      |            |
|          | A) Intel machine having a faster clock speed (2.4 GHz vs. 1.2 GHz), means the system            |            |
|          | will perform faster as different systems are comparable on clock speed.                         |            |
|          | B) Factors such as the system components (memory, buses, architecture) and the                  | 1 <b>M</b> |
|          | instruction sets should not be taken into account.                                              |            |
|          | C) It is inaccurate measure is to run both systems on a benchmark such as running office        |            |
|          | applications, performing floating-point operations, graphics operations.                        |            |
|          | D) Systems cannot be compared to each other but few of them can be parameters like              |            |
|          | support on transferability speed, millions of transistors on a chip, software                   |            |
|          | incompatilbilty, etc.                                                                           |            |
| 1.5      | is the raw material used as input and is the processed data obtained as                         |            |
|          | output of data processing.                                                                      |            |
|          | A) Data, Instructions                                                                           |            |
|          | B) Instructions, Program                                                                        | 1 <b>M</b> |
|          | C) Data, Program                                                                                |            |
|          | D) Program, Code                                                                                |            |
| 1.6      | Direct Memory Access (DMA) is an I/O handling method with the following characteristics:        |            |
|          | 1. Data is transferred between the I/O device and memory with CPU intervention                  |            |
|          | 2. The I/O module controls the data transfer leaving the CPU free to do other useful            |            |
|          | work 3. The I/O module doesn't notify the CPU with an interrupt when the transfer is            |            |
|          | complete                                                                                        |            |
|          | 4. The transfer is still initiated by a program executing in the CPU                            | 1M         |
|          | 5. DMA is well suited for high-speed data transfer (e.g. disk transfer, video I/O device, etc.) |            |
|          | Which of the following options are correct?                                                     |            |
|          | A) 1,2,5                                                                                        |            |
|          | B) 4, 3, 1<br>C) 2, 4, 5                                                                        |            |
|          | D) 3, 2, 1                                                                                      |            |
| <u> </u> |                                                                                                 | <u> </u>   |

| 1.7 | The major function or requirement for an I/O module is :                             |            |
|-----|--------------------------------------------------------------------------------------|------------|
|     | A) Control Unit Interrupt timing                                                     |            |
|     | B) Processor communication                                                           |            |
|     | C) Device management synchronization                                                 | 1M         |
|     | D) Data buffering & Error correction                                                 |            |
|     |                                                                                      |            |
| 1.8 | Flash memory –a form of semiconductor memory is intermediate between EPROM and       |            |
|     | EEPROM characterizes the following                                                   |            |
|     | a) Provides block electrical erasure but not byte level                              |            |
|     | b) High-density, only one transistor per bit                                         |            |
|     | c)Fast read speeds, but not as good as SRAM                                          |            |
|     | d) Flash memory is durable                                                           |            |
|     | e) Flash drivers have to manage bad blocks in a fashion similar to disk drivers      | 1 <b>M</b> |
|     | Which option suits best to Flash memory as described above.                          |            |
|     | OPTIONS                                                                              |            |
|     | A) a, b, e                                                                           |            |
|     | B) b, d, c                                                                           |            |
|     | C) e ,a ,c                                                                           |            |
|     | D) d, e ,c                                                                           |            |
| 1.9 | The Interrupt service routine must have instructions to perform the following tasks: |            |
|     | 1 .Restore contents of processor registers.                                          |            |
|     | 2. Turn the interrupt facility on.                                                   |            |
|     | 3. Check which flag is set.                                                          |            |
|     | 4. Save contents of processor registers.                                             |            |
|     | 5. Service the device whose flag is set.                                             |            |
|     | 6. Return to the running program.                                                    | 111        |
|     | Choose the correct order in the options given below                                  | 1M         |
|     | A) 4,3,5,1,2,6                                                                       |            |
|     | B) 1,2,3,4,5,6                                                                       |            |
|     | C) 3,2,4,2,6,1                                                                       |            |
|     | D) 2,5,6,3,1,4                                                                       |            |

| 1.10 | Consider 3-disks, 2 GB-per-disk RAID arrangement. What are the number of disks and         |       |
|------|--------------------------------------------------------------------------------------------|-------|
|      | the available data storage capacity combination for each of the RAID levels 0, 1, 3, 4, 5, |       |
|      | and 6?(RL- Raid Level) –Eg RL0 is Raid level 0 and so on                                   |       |
|      | OPTIONS                                                                                    |       |
|      | A) RL 0-3 disks ,2 GB, RL 1- 3 disks,4 GB,RL 2-6 disks,12 GB,RL 3- 5 disks,10              |       |
|      | GB,RL 4- 5 disks,10 GB, RL 5-5 disks, 10 GB,RL 6-5 disks, 10GB.                            |       |
|      | B) RL 0-3 disks ,6 GB, RL 1-5 disks, 10 GB,RL 2-4 disks,10GB,RL 3-5                        | 1M    |
|      | disks,8GB,RL 4- 5 disks,8GB, RL 5-5 disks, 8 GB,RL 6-6 disks, 10GB.                        |       |
|      | C) RL 0-3 disks ,6 GB, RL 1-6 disks, 12 GB,RL 2-5 disks,10 GB,RL 3-4 disks,8               |       |
|      | GB,RL 4- 4 disks,8 GB, RL 5-4 disks, 8 GB,RL 6-5 disks, 10 GB.                             |       |
|      | D) RL 0-3 disks ,3 GB, RL 1-6 disks, 12 GB,RL 2-5 disks,10GB,RL 3-4                        |       |
|      | disks,8GB,RL 4- 4 disks,8GB, RL 5-4 disks, 8 GB,RL 6-4 disks, 8 GB.                        |       |
| Q2   | What are the advantages of bit-pair recoding algorithm over Booth's algorithm?             |       |
|      | Implement multiplication of the following pair of signed 2's complement numbers using      |       |
|      | bit-pair recoding.                                                                         |       |
|      | M=110101                                                                                   |       |
|      | Q=101100                                                                                   | 10    |
|      | OR                                                                                         | marks |
|      | Draw the flowchart for non-restoring division algorithm for unsigned numbers and solve     |       |
|      | M=18                                                                                       |       |
|      | Q=25                                                                                       |       |
|      |                                                                                            |       |
| Q3   | 3.1 What is the need for cache mapping? Explain the different mapping techniques of        |       |
|      | cache memory?                                                                              |       |
|      | 3.2 Explain how a memory address is mapped into a cache memory address using 2 way         | 5+5   |
|      | set associative mapped cache. The main memory is 64K words. The cache memory has           | marks |
|      | 2048 words with block size of 128 words.                                                   |       |
|      |                                                                                            |       |
|      |                                                                                            |       |